Validation of Turandot, a Fast Processor Model for Microarchitecture Exploration

        We describe the results in validating the performance projections from a parameterized trace-driven simulation model of a speculative out-of -order superscalar processor, which has been developed with the objective of acting as a microarchitecture exploration tool. Because of its objective, the model -called Turandot- has been designed to deliver much higher simulation speed that what is achieved from detailed (RTL) processor models. We summarize the validation methodology used, and present experimental data gathered in the calibration of one processor organization modeled with Turandot against a detailed reference model. The results indicate that, on the average for SPECint95 sampled traces, Turandot is within 5% of the results reported by the reference model while exhibiting a speed-up factor of about 70.

By: Mayan Moudgill, Pradip Bose, Jaime H. Moreno

Published in: RC21378 in 1999

This Research Report is not available electronically. Please request a copy from the contact listed below. IBM employees should contact ITIRC for a copy.

Questions about this service can be mailed to reports@us.ibm.com .