Low Power Integrated Scan-Retention Mechanism

This paper presents a methodology for unifying the scan mechanism and data retention in latches which leads to scannable latches with the data retention capability achieved at a very low power overhead during the active mode. A detailed analysis of power and area overhead is presented, with layout examples for various common latch styles. Implications of using different power gating techniques for reducing leakage during sleep mode on the design of retention latches are considered, including well biasing for leakage control and sharing wells between gated logic and retention latch devices.

By: Victor Zyuban, Stephen Kosonocky

Published in: ISLPED '02 - Proceedings of the 2002 International Symposium on Lower Power Electronics and Design. New York, , ACM, p.98-102 in 2002

Please obtain a copy of this paper from your local library. IBM cannot distribute this paper externally.

Questions about this service can be mailed to reports@us.ibm.com .