# **IBM Research Report**

### Sub-40nm SOI V-groove n-MOSFETs

Joerg Appenzeller, Richard Martel, Phaedon Avouris, Paul M. Solomon, Joachim Knoch, Joerg Scholvin, Jesus del Alamo, Philip M. Rice IBM Research Division Thomas J. Watson Research Center P.O. Box 218 Yorktown Heights, NY 10598



Research Division Almaden - Austin - Beijing - Delhi - Haifa - India - T. J. Watson - Tokyo - Zurich

LIMITED DISTRIBUTION NOTICE: This report has been submitted for publication outside of IBM and will probably be copyrighted if accepted for publication. It has been issued as a Research Report for early dissemination of its contents. In view of the transfer of copyright to the outside publisher, its distribution outside of IBM prior to publication should be limited to peer communications and specific requests. After outside publication, requests should be filled only by reprints or legally obtained copies of the article (e.g., payment of royalties). Copies may be requested from IBM T. J. Watson Research Center , P. O. Box 218, Yorktown Heights, NY 10598 USA (email: reports@us.ibm.com). Some reports are available on the internet at <a href="http://domino.watson.ibm.com/library/CyberDig.nsf/home">http://domino.watson.ibm.com/library/CyberDig.nsf/home</a>.

## Sub-40nm SOI V-groove n-MOSFETs

J. Appenzeller, R. Martel, Ph. Avouris, J. Knoch, J. Scholvin, J. A. del Alamo, P. Rice, and P. Solomon

Abstract— We present output and transfer characteristics of single-gated, 36nm, 46nm and 56nm channel length SOI MOSFETs with a V-groove design. For the shortest devices we find transconductances as high as  $900\mu S/\mu m$  and drive currents of  $490\mu A/\mu m$  at  $V_{gs}$ - $V_{th} = 0.6V$ . The V-groove approach combines the advantages of a controlled, extremely abrupt doping profile between the highly doped source/drain and the undoped channel region with an excellent suppression of short-channel effects. In addition, our V-groove design has the potential of synthesizing devices in the 10nm range.

Keywords— V-groove MOSFET, single-gated device, SOI, ultra-short channel

#### I. INTRODUCTION

IN PAST years opinions about the ultimate scaling limits of MOSFETs have often been revised. Experimentalists have proven that aggressive scaling results in high performance devices in the sub-50nm channel length regime [1], [2], [3], [4]. The question of how far can MOSFET size scale - while obtaining improved device characteristics - remains open.

To address this question we have recently proposed a concept based on a V-groove MOSFET that is capable of generating transistors with source/drain separations as small as 10nm [5]. The potential of our approach becomes obvious from the device cross-sectional view shown in Fig. 1 b).

In the V-groove MOSFET, raised thick highly n-doped silicon regions on top of an ultra-thin  $p^-$  body serve as low resistive source and drain. The ultra-thin body effectively suppresses short-channel effects due to electron confinement and a single-gate design is sufficient to fully control charge transport in the channel. An extremely abrupt transition in the doping profile between the source/drain and channel region of the device is ideal to precisely control the device dimensions. Obtaining this is not possible through any ion implantation technique but it can be achieved by epitaxial growth. In addition, thanks to the low doping level in the body, this design does not suffer from mobility degradation due to ionized impurity scattering that is prevalent in highly doped body designs. For this reason also, this design is rather immune to pn-leakage currents and dopant fluctuations which can cause non-reproducible

J. Appenzeller, R. Martel, Ph. Avouris, and P. Solomon are with the IBM T. J. Watson Research Center, Yorktown Heights, NY 10598 (e-mail:joerga@us.ibm.com)

J. Knoch, J. Scholvin, and J. A. del Alamo are with the Massachusetts Institute of Technology, Cambridge, MA 02139

P. Rice is with the IBM Almaden Research Center, San Jose, CA 95120

device behavior in ultra-short channel MOSFETs. From all these arguments, excellent electrical performance is to be expected.

In this article we demonstrate sub-40nm highperformance V-groove n-MOSFETs. We also discuss that a reduction of channel length towards 10nm while still achieving improved device characteristics seems to be well feasible using our V-groove ansatz.

#### II. DEVICE FABRICATION

The device fabrication is based on the combination of epitaxial silicon growth and its anisotropic wet chemical etching. First, molecular beam epitaxy (MBE) was em-



Fig. 1. a) SEM top view of a 36nm V-groove MOSFET before gate oxidation and gate metal deposition.  $L_0$  is the V-groove opening,  $W_0$  the transistor width of around 700nm. Two source and two drain contacts are connected to allow to perform four-terminal measurements. b) TEM image of the same MOSFET device. Tungsten (W) is used as a metal gate. Electron transport takes place in the channel of length  $L_g = 36$ nm in the p<sup>-</sup> region.

ployed to grow an n<sup>++</sup> layer of silicon with an antimony dopant concentration of  $\sim 10^{20} {\rm cm}^{-3}$  on an SOI substrate with a 15nm nominally undoped silicon-(100) layer (p<sup>-</sup>  $\sim$ 

 $5 \times 10^{14} \text{cm}^{-3}$ ). The high n<sup>++</sup> doping level is essential in order to reduce series resistances as pointed out before and to minimize the depletion of the contact region. MBE growth ensures that an extremely abrupt interface is generated.

This stack was then patterned using electron beam lithography and an anisotropic silicon etch. By means of etching silicon in a KOH solution, a V-groove with flanks defined by the  $\{111\}$  silicon planes can be fabricated in a self-limiting way [6]. Cutting through the n<sup>++</sup> layer, two isolated regions (source and drain) - only connected through the ultra-thin p<sup>-</sup> body were created. (A detailed description of the process flow can be found elsewhere [7].)

The silicon pattern as defined after the V-groove formation is displayed in Fig. 1 a). In the particular case shown, the V-groove opening  $L_0$  was 155nm and the transistor width was  $W_0 = 700$ nm. To perform four terminal measurement two contacts exist for both source and drain respectively. It is important to mention that because of the self-limiting nature of the anisotropic etch-approach not only the V-groove but also device-to-device isolation was accomplished through the etch step.

After the V-groove definition a 600°C gate oxidation process was employed to generate a 26Å dielectric film between the gate and the channel [8]. The low growth temperature during oxidation is essential to preserve the abrupt transition between source/drain and the channel. For these first devices we conservatively used a rather thick gate oxide. Device fabrication was finished defining a tungsten-gate within the V-groove (black area in Fig. 1 b)).

Interestingly, Fig. 1 b) clearly reveals that the tip region of the V-groove, thus the channel region of the transistor is rather flat. This behavior is a result of the ex-situ cleaning before epitaxial growth of the  $n^{++}$  film. Presumably the adsorption of carbon and oxygen at the interface between the channel and the source/drain layer slows down the etch rate between the  $n^{++}$  film and the  $p^-$  body [5]. Due to this etch stop layer we were able to fabricate 36nm (see Fig. 1 b)), 46nm and 56nm devices respectively by increasing  $L_0$ stepwise. (Mention, that a V-groove opening of 155nm defines a channel of only  $L_g = 36nm$  in length.) For larger V-groove openings the channel layer gets fully consumed and no transistor action was found.

#### III. EXPERIMENTAL RESULTS AND DISCUSSION

Figure 2 shows the results on a typical 36nm V-groove MOSFET. The measurement was performed at room-temperature in a four-terminal configuration to exclude the impact of series resistances from source and drain as far as possible. However, our data still contain a 150 to  $200\Omega \cdot \mu m$  extrinsic resistance contribution as confirmed by the analysis of the G<sub>ds</sub> versus V<sub>gs</sub> data for small V<sub>ds</sub> values and in agreement with calculations of the spreading resistance contributions from the wedge-shaped n<sup>++</sup> source/drain regions. We found a maximum transconductance of g<sub>m</sub> =  $900\mu S/\mu m$  and a drive current of I<sub>d</sub> =  $490\mu A/\mu m$  at V<sub>gs</sub> =

 $V_{\rm ds} = 1.1V~(V_{\rm th} \approx 0.5V)$ . Both,  $g_{\rm m}$  and  $I_{\rm d}$  were not corrected to account for the aforementioned series resistance. These data are particularly impressive since our gate oxide is rather thick. For the devices with  $L_{\rm g} = 46$ nm and 56nm,  $g_{\rm m}$  was determined <sup>1</sup> to be  $\approx 750\mu S/\mu m$  and  $\approx 600\mu S/\mu m$  respectively. The clear trend of transconductance as a func-



Fig. 2. Output characteristics of a 36nm ultra-short channel lengths  $\operatorname{MOSFETs}$ .

tion of channel length seems to indicate that saturation velocity is not reached in our devices.



Fig. 3. Sub-threshold characteristics for devices with L<sub>g</sub> equal to 36nm (straight black lines), 46nm (dotted black lines) and 56nm (straight gray lines) for  $V_{ds}$  ranging from 0.2V to 0.8V.

This is also consistent with a rather low mobility of approximately  $\mu = 100 \text{cm}^2/\text{Vs}$  extracted for the 36nm de-

 $^1\rm The$  effective channel width of the devices was found to decrease with increasing  $\rm L_g$ . This is the case since the etch stop layer at the n^++/p^--interface is not perfectly uniform. The larger  $\rm L_g$  the more likely that parts of the channel get consumed by the KOH-etch. To determine  $\rm g_m$  correctly, the electrical channel width of the larger devices was determined from the  $\rm G_{ds}$  vs.  $\rm V_{gs}$  data for small  $\rm V_{ds}$  values by comparison with the 36nm transistor data.

vices. Surface roughness may be responsible for the deviation of  $\mu$  from the universal mobility behavior.

In Fig. 3 the subthreshold characteristics for the three device types under investigation are displayed for comparison. The subthreshold slopes are 160mV/dec, 90mV/dec and 80mV/dec for the 36nm, 46nm and 56nm transistors respectively. The corresponding DIBL is 314mV/V, 171mV/V and 128mV/V. The change in slope goes along with a monotonous decrease in the off-current and DIBL with increasing channel length. All these trends are symptomatic for an increased impact of short-channel effects for smaller transistors. This is the case when the channel length becomes comparable to the body thickness of the channel. Simulations of the impact of the body thickness in ultra-small MOSFETs [9], suggest that significant improvements in the 36nm devices can be expected for a body thickness in the range of 5nm.

Fig. 3 also shows an increase of current for negative gate voltages for all channel lengths. For large enough negative  $V_{\rm gs}$ , gate induced band-to-band tunneling occurs and electrons can travel through the channel region via the raised valence band, resulting in an increase in  $I_d$ . As was experimentally verified, the increase in  $I_d$  does not originate in the gate.

TABLE I Comparison between different ultra-short channel devices

|                    | $\mathrm{Intel}^{a}$                   | $NEC^{b}$                            | $\operatorname{Berkeley}^c$            | V-groove                                |
|--------------------|----------------------------------------|--------------------------------------|----------------------------------------|-----------------------------------------|
| $L_{g}$            | 30nm                                   | $24 \mathrm{nm}$                     | $15 \mathrm{nm}$                       | 36nm                                    |
| $g_{\mathrm{m}}$   | $1200 \frac{\mu S}{\mu m}$             | $1000 \frac{\mu S}{\mu m}$           | 400 $\frac{\mu S}{\mu m}$              | 900 $\frac{\mu S}{\mu m}$               |
| ${\rm t}_{\rm ox}$ | 8Å                                     | $25 { m \AA}$                        | $40 \text{\AA}$                        | 26Å                                     |
| $\mathrm{I_d}^{d}$ | 514 $\frac{\mu A}{\mu m}$              | 796 $\frac{\mu A}{\mu m}$            | 190 $\frac{\mu A}{\mu m}$              | 490 $\frac{\mu A}{\mu m}$               |
|                    | at $0.55V$                             | at $1.0V$                            | at $1.2V$                              | at $0.6V$                               |
| S                  | $100 \frac{\mathrm{mV}}{\mathrm{dec}}$ | $140 \frac{mV}{dec}$                 | $150 \frac{\mathrm{mV}}{\mathrm{dec}}$ | $160 \frac{\mathrm{mV}}{\mathrm{dec}}$  |
| $I_{off}^{e}$      | $100 \frac{nA}{\mu m}$                 | $300 \frac{\text{nA}}{\mu \text{m}}$ | $300 \frac{nA}{\mu m}$                 | $280 \frac{\mathrm{nA}}{\mu\mathrm{m}}$ |

 $^{a}$ see Ref. [2]

e at T = 300 K

Despite the fact that in the devices investigated so far the silicon body and the gate oxide thickness are not optimized, it is interesting to compare our results with recently published data on ultra-short channel n-MOSFETs. Table I displays a selected number of electrical characteristics for devices with channel lengths between 15nm and 36nm. It is obvious from both, the transconductance data as well as the drive current values that our data compare well with state-of-the-art classical approaches [2], [3]. In contrast to the results from Kedzierski and co-workers [4] on thin body MOSFETs, our V-groove approach does not suffer from high source (or drain) to channel contact resistances. Subthreshold slope and off-current of our devices are very comparable to those published by Wakabayashi and co-workers [3]. However, as pointed out above, our device design has the freedom to reduce the body thickness for smaller source/drain separations which is expected to substantially improve S as well as I<sub>off</sub>.

#### IV. SUMMARY

We have presented excellent electrical data on ultra-short channel n-MOSFETs with channel lengths down to 36nm. Our results clearly indicate the potential of single-gated thin-body SOI structures for sub-50nm transistors. The particular V-groove design employed allows the fabrication of even smaller devices. From the experimental data obtained so far we expect that high performance devices with excellent device characteristics can be obtained for singlegate SOI V-groove MOSFETs with channel length down to 10nm. It is crucial in this context to use an extremely thin body to achieve a well defined off-state of the transistor.

#### V. ACKNOWLEDGEMENT

Device fabrication took place in part at the Microsystems Technology Laboratories of MIT, with financial support from IBM and at the Technical University in Aachen, Germany.

#### References

- H. Kawaura, T. Sakamoto, and T. Baba, Appl. Phys. Lett. 76, 3810 (2000).
- [2] R. Chau, J. Kavalieros, B. Roberds, R. Schenker, D. Lionberger, D. Barlage, B. Doyle, R. Arghavani, A. Murthy, and G. Dewey, *International Electron Devices Meeting 2000*, Technical Digest, IEEE, 2000, page 45.
- [3] H. Wakabayashi, M. Ueki, M. Narihiro, T. Fukai, N. Ikezawa, T. Matsuda, K. Yoshida, K. Takeuchi, Y. Ochiai, T. Mogami, and T. Kunio, *International Electron Devices Meeting 2000*, Technical Digest, IEEE, 2000, page 49.
- [4] J. Kedzierski P. Xuan, E.H. Anderson, J. Bokor, T.-J. King, and Ch. Hu, *International Electron Devices Meeting 2000*, Technical Digest, IEEE, 2000, page 57.
- [5] J. Appenzeller, R. Martel, P. Solomon, K. Chan, Ph. Avouris, J. Knoch, J. Benedict, M. Tanner, S. Thomas, K.L. Wang, and J.A. del Alamo, Appl. Phys. Lett. 77, 298 (2000).
- [6] H. Seidel, L. Csepregi, A. Heuberger, and H. Baumgärtel, J. Electrochem. Soc. 137, 3612 (1990).
- [7] J. Knoch, J. Appenzeller, B. Lengeler, R. Martel, P. Solomon, Ph. Avouris, Ch. Dieker, Y. Lu, K.L. Wang, J. Scholvin, and J.A. del Alamo, J. Vac. Sci. Technol. A 19, 1737 (2001).
- [8] J. Appenzeller, J. del Alamo, R. Martel, K. Chan, and P. Solomon, Electrochem. and Solid State Letter 3, 84 (2000).
- [9] J. Knoch and J. Appenzeller, submitted to IEEE Transaction on Electron Devices.

 $<sup>^{</sup>b}$ see Ref. [3]

<sup>&</sup>lt;sup>c</sup>see Ref. [4] <sup>d</sup>at  $V_{gs}$ - $V_{th}$